Skip to content

Cerebrus

How to Improve Your Chip Design Performance and Productivity Using Machine Learning

New applications and technology are driving demand for even more compute power and functionality in the devices we use every day. This has resulted in the semiconductor industry experiencing strong growth based on technology like 5G, autonomous driving, hyperscale compute, industrial IoT, and many others. System-on-chip (SoC) designs are quickly migrating to new process nodes… Read More »How to Improve Your Chip Design Performance and Productivity Using Machine Learning

An AI/ML Driven High-Level Synthesis Solution

High-Level Synthesis (HLS) tools yield better PPA when the "right set" of optimization constraints and tool settings are applied. Determining the right set of constraints and settings requires design and tool experience and exploration. AI/ML technology has proven highly effective at exploring the solution space and lowering the required tool expertise. This CadenceTECHTALK™ presents details on… Read More »An AI/ML Driven High-Level Synthesis Solution

Cadence Training: Cerebrus Intelligent Chip Explorer

Please join me, Cadence Training and Application Engineer Krishna Atreya, for this free technical Training Webinar. What Is the Webinar About? The Cadence Cerebrus Intelligent Chip Explorer is a revolutionary, machine learning-driven, automated approach to chip design flow optimization. Block engineers specify the design goals, and Cadence Cerebrus intelligently optimizes the Cadence digital full flow… Read More »Cadence Training: Cerebrus Intelligent Chip Explorer