Skip to content

Latest Past Events

RISC-V Instruction Set Architecture: Enhancing Computing Power

*Work email required for registration* Don't miss out on this exclusive opportunity to stay ahead in the rapidly evolving landscape of chip design. Join us for an engaging discussion that promises to inspire and inform: - Gain insights into the latest trends shaping chip design. - Learn from industry leaders about the strategies behind successful… RISC-V Instruction Set Architecture: Enhancing Computing Power

Avoiding Metastability in Hardware Software Interface (HSI) using CDC Techniques

Various IP blocks within an SoC are often required to work in different clock domains in order to satisfy the power constraints. Clock domain crossing (CDC) challenges faced by design engineers include: - Speed and power requirements lead to designs with multiple asynchronous clock domains on different I/O interfaces and data being transferred from one… Avoiding Metastability in Hardware Software Interface (HSI) using CDC Techniques