-
Virtuoso – Save on Signoff Effort with In-Design DRC and Fill
Virtuoso Layout Suite has pioneered in-design DRC checking and fixing in the layout editor. However, many of you have realized that the lack of completeness of rules in the techfile… Virtuoso – Save on Signoff Effort with In-Design DRC and Fill
-
DVClub Europe: Latest VHDL Verification Techniques
This DVClub focuses on the latest verification techniques in VHDL including UVVM and OSVVM Agenda (GMT) 13:00 Welcome and Introduction – Mike Bartley, Tessolve 13:00 Epsen Tallaksen, EmLogic - Get the… DVClub Europe: Latest VHDL Verification Techniques
-
SNUG Silicon Valley 2024
Santa Clara Convention Center 5001 Great America Parkway, Santa Clara, CA, United StatesConnecting the Synopsys User Community SNUG conferences have connected Synopsys global users for more than three decades. SNUG 2024 will once again provide a place where users and technical experts… SNUG Silicon Valley 2024
-
Shift-Left Thermal Analysis with AI-Enabled Celsius Studio Platform
With the growing complexities of 3D-ICs, chiplets, advanced packaging, and high-performance boards, engineers need a unified solution that provides early insight and analysis to detect and correct design problems before… Shift-Left Thermal Analysis with AI-Enabled Celsius Studio Platform
-
AI-Powered Electromagnetics Symposium
Cadence Design Systems, Building 5 2655 Seely Avenue, San Jose, CA, United StatesAccelerate Your Designs with Generative AI-Powered Multiphysics Analysis and Optimization How are you addressing the ever-increasing complexity and density of your high-performance electronic systems? What role do electromagnetic effects such… AI-Powered Electromagnetics Symposium
-
High-Performance RTL Simulation Workflow with Vivado and Active-HDL
Based on recent industry research, the FPGA market was valued at approximately USD 7.5 Billion in 2023, with an expected compound annual growth rate (CAGR) of around 10% by 2032.… High-Performance RTL Simulation Workflow with Vivado and Active-HDL
-
Reduce Gate-level Simulation Bring-up Time with Semi-formal X Verification
Gate-level simulations (GLS) are a crucial step in the verification of an ASIC/FPGA. GLS is used for verifying power-up, reset operation, timing, multi-cycle paths, and power estimation. However, GLS can… Reduce Gate-level Simulation Bring-up Time with Semi-formal X Verification
-
Analyze the Impact of Surface Defect Dot on Short Circuit Phenomena in SiC Devices
Learn How STMicroelectronics Silicon Carbide (SiC) Research Team uses Silvaco TCAD to Analyze the Impact of Surface Defect Dot on Short Circuit Phenomena in SiC Devices During SiC device switching… Analyze the Impact of Surface Defect Dot on Short Circuit Phenomena in SiC Devices
-
High-Performance RTL Simulation Workflow with Quartus and Active-HDL
Based on recent industry research, the FPGA market was valued at approximately USD 7.5 Billion in 2023, with an expected compound annual growth rate (CAGR) of around 10% by 2032.… High-Performance RTL Simulation Workflow with Quartus and Active-HDL
-
RISC-V Instruction Set Architecture: Enhancing Computing Power
*Work email required for registration* Don't miss out on this exclusive opportunity to stay ahead in the rapidly evolving landscape of chip design. Join us for an engaging discussion that… RISC-V Instruction Set Architecture: Enhancing Computing Power
-
Siemens EDA User2User Conference
Santa Clara Marriott 2700 Mission College Blvd, Santa Clara, CA, United StatesEngineer a smarter future, faster at Siemens EDA User2User Conference April 3-4, 2024 Santa Clara, CA. Join your colleagues from around the industry for a day of technical sessions, networking,… Siemens EDA User2User Conference
-
ISQED Symposium 2024
Seven Hills Conference Center 800 Font Blvd, San Francisco, CA, United StatesA pioneer and leading interdisciplinary conference, the 25thInternational Symposium on Quality Electronic Design (ISQED'24) accepts and promotes original and unpublished papers related to the topics shown below. ISQED'24 theme is… ISQED Symposium 2024
12 events found.