Skip to content

Cadence

Efficient Design Methodology for 112G Interface Compliance

As 112G+ data transfer becomes the new normal, companies risk schedule delays unless they improve the efficiency of their multi-board design methodology. An efficient design methodology looks at signal and power integrity early and often as the design progresses. In addition, with the precision required to meet 112G compliance, companies can take extra steps to… Read More »Efficient Design Methodology for 112G Interface Compliance

What’s New About Virtuoso Layout Suite?

Accelerate Layout Creation with Automated Place and Route in Virtuoso Studio How can you cut down custom layout implementation from days to minutes? Custom device-level automated place and route (APR) for advanced nodes has very different requirements than mature node chip assembly routing. With our new unified APR flow-based user interface integrating the various automation… Read More »What’s New About Virtuoso Layout Suite?

GOMACTech 2024

Embassy Suites by Hilton Charleston Convention Center, Charleston, SC, United States

GOMACTech was established primarily to review developments in microcircuit applications for government systems. Established in 1968, the conference has focused on advances in systems being developed by the Department of Defense and other government agencies and has been used to announce major government microelectronics initiatives such as VHSIC and MIMIC, and provides a forum for… Read More »GOMACTech 2024

Virtuoso – Save on Signoff Effort with In-Design DRC and Fill

Virtuoso Layout Suite has pioneered in-design DRC checking and fixing in the layout editor. However, many of you have realized that the lack of completeness of rules in the techfile has caused many violations to fall through the cracks and are discovered later during signoff. An in-design DRC checking with signoff rule decks often comes… Read More »Virtuoso – Save on Signoff Effort with In-Design DRC and Fill

DVClub Europe: Latest VHDL Verification Techniques

This DVClub focuses on the latest verification techniques in VHDL including UVVM and OSVVM Agenda (GMT) 13:00   Welcome and Introduction – Mike Bartley, Tessolve 13:00   Epsen Tallaksen, EmLogic - Get the right FPGA quality through efficient Specification Coverage (aka Requirement Coverage) 13:30   Jim Lewis, SynthWorks - OSVVM in a NutShell, VHDL’s #1 Verification Methodology 14:00    Close Additional… Read More »DVClub Europe: Latest VHDL Verification Techniques

Shift-Left Thermal Analysis with AI-Enabled Celsius Studio Platform

With the growing complexities of 3D-ICs, chiplets, advanced packaging, and high-performance boards, engineers need a unified solution that provides early insight and analysis to detect and correct design problems before it is too late. This solution must also offer the ability to simulate the entire design efficiently, providing confidence in system signoff. Join our webinar… Read More »Shift-Left Thermal Analysis with AI-Enabled Celsius Studio Platform

AI-Powered Electromagnetics Symposium

Cadence Design Systems, Building 5 2655 Seely Avenue, San Jose, CA, United States

Accelerate Your Designs with Generative AI-Powered Multiphysics Analysis and Optimization How are you addressing the ever-increasing complexity and density of your high-performance electronic systems? What role do electromagnetic effects such as electromagnetic interference (EMI), electromagnetic compatibility (EMC), power integrity, and signal integrity play? Discover how Cadence is transforming electromagnetic (EM) simulation for optimal design performance with… Read More »AI-Powered Electromagnetics Symposium

Maximizing the Benefits of Virtuoso Layout Suite XL

Find out how the Virtuoso Layout Suite XL you’ve known for many years is setting new standards in custom layout authoring. The connectivity-driven paradigm keeps the layout in synch with the circuit design and ensures that the design intents are always honored. Learn how we strengthened the layout editor in Virtuoso Studio, launched in 2023,… Read More »Maximizing the Benefits of Virtuoso Layout Suite XL

Hierarchical Analysis of EM Crosstalk with EMX Planar 3D Solver

Identifying sources of electromagnetic (EM) coupling and safeguarding today’s complex electronic designs from EM crosstalk are daunting tasks. For designs with multiple levels of hierarchy, identification, and detailed analysis of the “EM-sensitive” content is a challenge. The manual creation of wrapper cells or new layout views to enable this quickly becomes a time-consuming and error-prone… Read More »Hierarchical Analysis of EM Crosstalk with EMX Planar 3D Solver

Virtuoso – Finding Hidden Treasures to Accelerate Routing Your Layout

Every layout designer frets over routing all the interconnects DRC clean and correct as per the circuit designer’s expectations. On the one hand, you want a magic wand that just hooks up all the connections with perfect smartness. On the other hand, you need to guide the connections carefully while weaving your own creative magic… Read More »Virtuoso – Finding Hidden Treasures to Accelerate Routing Your Layout

Cadence Managed Cloud for Cost Efficient and Productive Chip Design

Join us for an informative webinar, as we unveil the capabilities of our cloud solutions designed to revolutionize EDA workloads. Whether you require completely hosted environments or need peak/burst capacity, our cloud solutions offer unparalleled flexibility and efficiency. We will discuss how Cadence Managed Cloud can optimize cost-efficiency and productivity for your chip design projects.… Read More »Cadence Managed Cloud for Cost Efficient and Productive Chip Design

DVClub Europe – Formal Verification

13 days to go the next DVClub Europe meeting takes place on Tuesday 23rd April with a theme of "Formal Verification". Formal Verification can help you find bugs earlier in the design cycle and accelerate root cause analysis. But success with Formal requires the effective selection and implementation of the right formal technologies and methods. In this DVClub meeting… Read More »DVClub Europe – Formal Verification